Paper

An Analytical Approach for Network-on-Chip Performance Analysis

Volume Number:
29
Issue Number:
12
Pages:
Starting page
2001
Ending page
2013
Publication Date:
Publication Date
December 2010

paper Menu

Abstract

Networks-on-chip (NoCs) have recently emerged as a scalable alternative to classical bus and point-to-point architectures. To date, performance evaluation of NoC designs is largely based on simulation which, besides being extremely slow, provides little insight on how different design parameters affect the actual network performance. Therefore, it is practically impossible to use simulation for optimization purposes. In this paper, we present a mathematical model for on-chip routers and utilize this new model for NoC performance analysis. The proposed model can be used not only to obtain fast and accurate performance estimates, but also to guide the NoC design process within an optimization loop. The accuracy of our approach and its practical use is illustrated through extensive simulation results.

Country
USA
Affiliation
University of Wisconsin-Madison
Email
Country
USA
Affiliation
University of Southern California
IEEE Region
Region 06 (Western U.S.)
Email
Country
USA
Affiliation
University of Texas at Austin
IEEE Region
Region 05 (Southwestern U.S.)
Email